Company

SpacexSee more

addressAddressSunnyvale, CA
type Form of workOther
CategoryEngineering/Architecture/scientific

Job description

SR. FPGA/ASIC DESIGN ENGINEER (SILICON ENGINEERING) 

At SpaceX we're leveraging our experience in building rockets and spacecraft to deploy Starlink, the world's most advanced broadband internet system. Starlink is the world's largest satellite constellation and is providing fast, reliable internet to millions of users worldwide. We design, build, test, and operate all parts of the system - thousands of satellites, consumer receivers that allow users to connect within minutes of unboxing, and the software that brings it all together. We've only begun to scratch the surface of Starlink's potential global impact and are looking for best-in-class engineers to help maximize Starlink's utility for communities and businesses around the globe. 

We are seeking a motivated, proactive, and intellectually curious engineer who will work alongside world-class cross-disciplinary teams (systems, firmware, architecture, design, validation, product engineering, ASIC implementation). In this role, you will be developing cutting-edge next-generation FPGAs and ASICs for deployment in space and ground infrastructures around the globe. These chips are enabling connectivity in places it has previously not been available, affordable or reliable. Your efforts will help deliver cutting-edge solutions that will expand the performance and capabilities of the Starlink network.   

RESPONSIBILITIES:

  • Design digital ASICs and/or FPGAs for Starlink projects, implementing complex SoC blocks and SoC integration tasks
  • Analyze architectural trade-offs based on features, performance requirements and system limitations
  • Define micro-architecture, implement or integrates design blocks using Verilog/SystemVerilog and deliver a fully verified, synthesis/timing clean design
  • Participate in all phases of ASIC and/or FPGA design flow (e.g. synthesis, timing closure, formality check and ECOs)
  • Participate in silicon bring-up for blocks owned

BASIC QUALIFICATIONS:

  • Bachelor's degree in electrical engineering, computer engineering or computer science
  • 5+ years of experience working with ASICs or FPGAs

PREFERRED SKILLS AND EXPERIENCE:

  • Ability to solve complex problems including clock domain crossings and power optimization
  • ASIC/SoC system integration experience
  • Experience with high reliability design and implementations
  • Experience with advanced silicon process and technology nodes for high speed and low power consumption
  • Software design and development skills
  • Excellent scripting skills (csh/bash, Perl, Python etc.)
  • Experience with EDA tools such as HDL simulators (e.g. VCS, Questa, IES), HDL Lint tools (e.g. Spyglass) and FPGA tools (e.g. Xilinx Vivado, Altera Quartus II)
  • Ability to work in a dynamic environment with changing needs and requirements
  • Team-player, can-do attitude and ability to work well in a group environment while still contributing on an individual basis
  • Enjoys being challenged and learning new skills

COMPENSATION & BENEFITS:    

Pay range:    
ASIC/FPGA Design Engineer/Senior: $170,000.00 - $230,000.00/per year    
    
Your actual level and base salary will be determined on a case-by-case basis and may vary based on the following considerations: job-related knowledge and skills, education, and experience.

Base salary is just one part of your total rewards package at SpaceX. You may also be eligible for long-term incentives, in the form of company stock, stock options, or long-term cash awards, as well as potential discretionary bonuses and the ability to purchase additional stock at a discount through an Employee Stock Purchase Plan. You will also receive access to comprehensive medical, vision, and dental coverage, access to a 401(k) retirement plan, short & long-term disability insurance, life insurance, paid parental leave, and various other discounts and perks. You may also accrue 3 weeks of paid vacation & will be eligible for 10 or more paid holidays per year. Exempt employees are eligible for 5 days of sick leave per year.

Refer code: 9168977. Spacex - The previous day - 2024-05-01 01:02

Spacex

Sunnyvale, CA
Jobs feed

Individual Taxpayer Advisory Specialist - Area 3 (12 Month Roster)(Amended)

Internal Revenue Service

Fort Smith, AR

$39,576.00 - $89,900.00 / yr

Body Shop Technician

Dahl Automotive

La Crosse, WI

Computer Scientist - Direct Hire 9 Month Register

Internal Revenue Service

Bethpage, NY

$122,198.00 - $191,900.00 / yr

Economist Direct Hire (12 Month Register)

Internal Revenue Service

Mesa, AZ

$103,409.00 - $167,336.00 / yr

Internal Revenue Agent (Examiner) - Direct Hire - Incentive eligible-AMENDED

Internal Revenue Service

Roanoke, VA

$116,393.00 - $183,500.00 / yr

Tax Examining Technician (Bilingual-Spanish) Direct Hire Incentive Eligible-AMENDED

Internal Revenue Service

Fresno, CA

$37,696.00 - $66,612.00 / yr

Senior Digital Marketing Account Manager

Rocket Media

Gilbert, AZ

Program Manager

Terracon Consultants

Olathe, KS

Information Technology Specialist (Operating Systems)(Public Notice)

Internal Revenue Service

Bronx, NY

$49,025.00 - $191,900.00 / yr

Senior Economist - Direct Hire (12 Month Register) AMENDED

Internal Revenue Service

Lanham, MD

$122,198.00 - $191,900.00 / yr

Share jobs with friends

Related jobs

Sr. Fpga/Asic Design Engineer (Silicon Engineering)

ASIC Design Engineer – Fabric/Interconnect

Hardware

Santa Clara, CA

2 hours ago - seen

2024 Senior ASIC Design Engineer , Project Kuiper

Amazon

San Diego, CA

2 weeks ago - seen

ASIC/FPGA Design Verification Engineer (contract)

Boeing

El Segundo, CA

3 weeks ago - seen

ASIC Design Engineer - Neural Engine DMA

Hardware

Cupertino, CA

3 weeks ago - seen

ASIC/RTL Design Engineer - Senior (US)

Objectwin Technology

Santa Clara, CA

a month ago - seen

ASIC Design Engineer, Senior Staff

Alphawave Semi

Milpitas, CA

2 months ago - seen

Front-End ASIC Design Engineer

Great Bay Staffing Group

Milpitas, CA

2 months ago - seen

ASIC/RTL Design Engineer - Senior

Tekwissen Llc

Santa Clara, CA

2 months ago - seen

Sr. Engineer, ASIC Design

Ayar Labs

San Jose, CA

2 months ago - seen

Senior ASIC Design Engineer - Hardware

Energy Jobline In

Santa Clara, CA

2 months ago - seen

Senior ASIC/VLSI Synthesis and Design Engineer

Celestial Ai

Santa Clara, CA

2 months ago - seen

Senior ASIC - FPGA Design and Verification Engineer

Boeing

El Segundo, CA

2 months ago - seen

Senior ASIC Design Verification Engineer (Hardware)

Palo Alto Networks

Santa Clara, CA

2 months ago - seen

Senior ASIC Design Verification Engineer

Tarana Wireless

Milpitas, CA

2 months ago - seen

ASIC Design Engineer

Hardware

Cupertino, CA

3 months ago - seen

Staff Analog ASIC Design Engineer

Mindsource

Santa Clara, CA

3 months ago - seen

ASIC Design Engineer - AI Engine

Advanced Micro Devices, Inc

San Jose, CA

3 months ago - seen

Senior ASIC Design Engineer

Cepton

San Jose, CA

3 months ago - seen