Company

Advanced Micro Devices, IncSee more

addressAddressSanta Clara, CA
salary Salary$122K - $154K a year
CategoryInformation Technology

Job description

Overview:
WHAT YOU DO AT AMD CHANGES EVERYTHING
We care deeply about transforming lives with AMD technology to enrich our industry, our communities, and the world. Our mission is to build great products that accelerate next-generation computing experiences – the building blocks for the data center, artificial intelligence, PCs, gaming and embedded. Underpinning our mission is the AMD culture. We push the limits of innovation to solve the world’s most important challenges. We strive for execution excellence while being direct, humble, collaborative, and inclusive of diverse perspectives.
AMD together we advance_
Responsibilities:
THE ROLE:
Circuit Technology Server RTL team is looking for passionate and highly experienced Design Engineer for driving FEINT (Front End Integration for Physical Design) for DDR PHY IPs. Be a part of the definition, design and development phase of industry leading and differentiating IPs for various industry protocols as well as proprietary PHYs such as EPYC's infinity data fabric. Work will primarily revolve around working with Architecture team on floor planning, placement, working with RTL designers on timing closure, and being a bridge between RTL and PD teams on various aspects of design work.

Be a part of a team that delivers Industry leading IP and help our experts in RTL, Firmware, circuit and architecture teams develop leading edge and differentiating IPs.

THE PERSON:
You have excellent communication and presentation skills, demonstrated through technical publications, presentations, trainings, executive briefings, etc. You are highly adept at collaboration among top-thinkers and engineers alike, ready to mentor and guide, and help to elevate the knowledge and skills of the team around you.

KEY RESPONSIBILITIES:
  • Work on Floor Planning with Architecture and SOC teams,
  • Drive strategies for place and route for best latency, within the IP and at the IP interface.
  • Work on SDC development, STA (Static Timing) analysis, shift left of timing closure, CDC (Clock Domain Crossing).
  • Work on power optimization with Physical Design teams
  • Be the bridge between Physical Design and RTL teams and also influence technical design decisions for better PPA (power performance architecture).

PREFERRED EXPERIENCE:
  • Strong foundation in Physical Design of high speed synthesizable blocks (ASIC design), with industry experience in timing closure and PNR work.
  • Excellent knowledge of PNR (place n route), STA, Primetime, PTPX tool, SDC (synthesis design constraints, CDC.
  • Strong understanding and experience with low level physical phenomena oriented logic design (high speed IO, clocking, Voltage Controlled Oscillators, etc)
  • Strong Analytical, problem solving skills and pronounced attention to detail.
  • Must be self motivated, doing hands on work and must be able to lead by example.
  • Excellent communication and presentation skills.

ACADEMIC CREDENTIALS:
  • Bachelor’s or Master’s degree in related discipline preferred
LOCATION:
Santa Clara, CA


#LI-HYRBID

#LI-AP3


Qualifications:
At AMD, your base pay is one part of your total rewards package. Your base pay will depend on where your skills, qualifications, experience, and location fit into the hiring range for the position. You may be eligible for incentives based upon your role such as either an annual bonus or sales incentive. Many AMD employees have the opportunity to own shares of AMD stock, as well as a discount when purchasing AMD stock if voluntarily participating in AMD’s Employee Stock Purchase Plan. You’ll also be eligible for competitive benefits described in more detail here.

AMD does not accept unsolicited resumes from headhunters, recruitment agencies, or fee-based recruitment services. AMD and its subsidiaries are equal opportunity, inclusive employers and will consider all applicants without regard to age, ancestry, color, marital status, medical condition, mental or physical disability, national origin, race, religion, political and/or third-party affiliation, sex, pregnancy, sexual orientation, gender identity, military or veteran status, or any other characteristic protected by law. We encourage applications from all qualified candidates and will accommodate applicants’ needs under the respective laws throughout all stages of the recruitment and selection process.

Benefits

Employee stock purchase plan
Refer code: 8981462. Advanced Micro Devices, Inc - The previous day - 2024-04-11 18:42

Advanced Micro Devices, Inc

Santa Clara, CA
Jobs feed

Police Officer

Town Of Palm Beach

Palm Beach, FL

Fire Protection Specialist II

City Of Compton, Ca

Compton, CA

Fire Sprinkler Technician

Fps Technologies

Oklahoma City, OK

Registered Nurse - Kirkland, WA, United States - Interim Healthcare of Bellevue WA

Interim Healthcare Of Bellevue Wa

Kirkland, WA

Recruiting Area Manager

Cedar Fair Entertainment Company

New Braunfels, TX

Restaurant Manager - Immediate Opening

Chili's

Albuquerque, NM

$55000 - $66000 per year

Area Manager, Safety

Cedar Fair Entertainment Company

Sandusky, OH

Share jobs with friends

Related jobs

Physical Design (Front End) Engineer

Senior Physical Design Engineer

Intel

$162,041 - $259,425 a year

Folsom, CA

a month ago - seen

Electrical Engineer – Substation Physical Design

E2 Consulting Engineers, Inc.

$90,000 - $120,000 a year

Los Angeles, CA

2 months ago - seen

SoC Physical Design Engineer, Top Level

Hardware

Sunnyvale, CA

3 months ago - seen

2024 ASIC Physical Design Engineer Intern, Annapurna Labs

Amazon

Cupertino, CA

3 months ago - seen

Sr. Physical Design Engineer

Kcm Technical

Palo Alto, CA

3 months ago - seen

Physical Design and Timing Engineer Intern - Summer 2024

Nvidia Corporation

Santa Clara, CA

3 months ago - seen

COPD (Customer Owned Physical Design) Engineer

Broadcom, Inc.

San Jose, CA

3 months ago - seen

Senior Physical Design Engineer

Microsoft

Santa Clara, CA

4 months ago - seen

Physical Design Methodology Engineer

Microsoft

Santa Clara, CA

4 months ago - seen

SOC Physical Design Engineer

Qualcomm

Santa Clara, CA

4 months ago - seen

Physical Design Engineer

Qualcomm

San Diego, CA

4 months ago - seen

Structural Design (Physical Design) Engineer - Lead

Intel Corporation

Folsom, CA

4 months ago - seen

Physical Design Engineer (Internship)

Astera Labs

Santa Clara, CA

4 months ago - seen

(6200-1037) Hardware Engineer - Physical Design

Achronix Semiconductor Corporation

Santa Clara, CA

4 months ago - seen

(6200-1031) Hardware Engineer - Physical Design

Achronix Semiconductor Corporation

Santa Clara, CA

4 months ago - seen

Hardware Engineer - Physical Design

Achronix Semiconductor

Santa Clara, CA

5 months ago - seen

SoC Physical Design Verification Engineer

Apple

Santa Clara, CA

5 months ago - seen