Company

Intel CorporationSee more

addressAddressFolsom, CA
type Form of workFull-Time
CategoryInformation Technology

Job description

Job Details:
Job Description:
Do Something Wonderful!
The world is transforming - and so is Intel. Intel is a company of bold and curious inventors and problem solvers who create some of the most astounding technology advancements and experiences in the world. With a legacy of relentless innovation and a commitment to bring smart, connected devices to every person on Earth, our diverse and brilliant teams are continually searching for tomorrow's technology and revel in the challenge that changing the world for the better brings. We work every single day to design and manufacture silicon products that empower people's digital lives. Come join us and do something wonderful!
Do you love to solve technical challenges that no one has solved yet? Do you enjoy working with cross functional teams to deliver Mixed Signal solutions for products that impact customers lives? If so, come join us to do something wonderful. CEG (Client Engineering Group) designs and delivers the full range of client compute solutions on leading edge processes. The memory team within CEG develops cutting-edge High-Speed IO designs like LPDDR5, DDR5, PCIE Gen7, USB and Type C Phys for use in Intel's latest microprocessors. We own the design from architecture definition to tape-out and Post Silicon support covering all aspects of a Mixed Signal design from Analog circuit to RTL development and structural implementation.
You will be responsible for, but not limited to:
We are looking for an organized person with strong static Timing Analysis skills to run timing characterization for analog and mixed-signal circuits. The ideal candidate will have automation background which enables him/her to monitor and execute on many blocks concurrently. The candidate also should be methodical to ensure data consistency and correctness for the many circuits being analyzed across many different process/voltage/temperature corners. The candidate will also be expected to perform of perform static Timing Analysis on high-speed data path and clock crossings using industry standard STA tools.
Experience in designing, developing, and building analog circuits in advanced process nodes for analog and mixed-signal IP's will be helpful.
Qualifications:
Minimum qualifications are required to be initially considered for this position. Preferred qualifications are in addition to the minimum requirements and are considered a plus factor in identifying top candidates.
Minimum Qualifications:
BS degree plus 4 years' experience minimum, or MS degree plus 3 years' experience minimum, or PhD plus 1 year experience minimum AND
  • Experience doing static Timing Analysis work.

Preferred Qualifications:
  • Programming/scripting/automation skills
  • Experience with analog circuit and/or standard cell characterization
  • Good organization skills and ability to execute many instances of similar task concurrently.
  • Understanding of architecture and integration aspects of DDR PHYs.
  • Familiarity of LPDDR/DDR JEDEC specifications and related DDR Protocols.
  • Understanding of design for yield and exposure to production challenges in latest technology process node.
  • Experience with industry standard tools such as PrimeTime.

Requirements listed would be obtained through a combination of industry relevant job experience, internship experiences and or schoolwork/classes/research.
Job Type:
Experienced Hire
Shift:
Shift 1 (United States of America)
Primary Location:
US, California, Folsom
Additional Locations:
US, Arizona, Phoenix, US, California, Santa Clara, US, Oregon, Hillsboro
Business group:
The Client Engineering group (CEG) is a worldwide organization focused on the development and integration of SOCs, and critical IPs that power Intel's leadership products, driving the Client roadmap for CCG, and invest in future disruptive technologies.
Posting Statement:
All qualified applicants will receive consideration for employment without regard to race, color, religion, religious creed, sex, national origin, ancestry, age, physical or mental disability, medical condition, genetic information, military and veteran status, marital status, pregnancy, gender, gender expression, gender identity, sexual orientation, or any other characteristic protected by local law, regulation, or ordinance.
Position of Trust
N/A
Benefits:
We offer a total compensation package that ranks among the best in the industry. It consists of competitive pay, stock, bonuses, as well as, benefit programs which include health, retirement, and vacation. Find more information about all of our Amazing Benefits here: https://www.intel.com/content/www/us/en/jobs/benefits.html
Annual Salary Range for jobs which could be performed in
US, California:$139,480.00-$209,760.00
Salary range dependent on a number of factors including location and experience.
Work Model for this Role
This role will be eligible for our hybrid work model which allows employees to split their time between working on-site at their assigned Intel site and off-site. In certain circumstances the work model may change to accommodate business needs.
Refer code: 8881805. Intel Corporation - The previous day - 2024-04-04 21:00

Intel Corporation

Folsom, CA
Jobs feed

Dental Social Worker

East Carolina University

Greenville, NC

CDL Class A Driver

Carter Lumber

Louisville, KY

TEACHER, SECONDARY (HIGH), VISUAL ARTS - 9TH-12TH

Denver Public Schools

Denver, CO

Shift Lead

Walgreens

Scottsdale, AZ

STORE PERISHABLE MANAGER - DGPP

Dollar General

Earle, AR

Driver Apprentice Class B

Fedex

Tacoma, WA

Senior Manager - Global Pricing Strategy

Amex

New York, NY

$80,000 - $155,000 a year

Share jobs with friends

Related jobs

Analog Engineer - Timing Analysis

Analog IC Design Engineer

Power Integrations

San Jose, CA

2 weeks ago - seen

Principal Analog Mixed-Signal Design Engineer

Theresumereview.com

Irvine, CA

2 weeks ago - seen

Sr. Staff Engineer, Analog IC Design

Marvell Technology, Inc.

Irvine, CA

2 weeks ago - seen

Analog Design Engineer

Advanced Micro Devices, Inc

Folsom, CA

2 weeks ago - seen

Analog Design Engineer

Diversified Technical Systems, Inc.

Seal Beach, CA

4 weeks ago - seen

Senior Rust and Substrate Engineer (QA)

Analog

San Francisco, CA

4 weeks ago - seen

Intel Foundry Services - Analog Engineer

Intel

$123,419 - $185,123 a year

Santa Clara, CA

4 weeks ago - seen

Analog / Mixed Signal DTCO Engineer

Intel

$144,501 - $217,311 a year

San Jose, CA

4 weeks ago - seen

Mixed-Signal Electronics Design Engineer - Digital/Analog

Diversified Technical Systems, Inc.

Seal Beach, CA

a month ago - seen

Principal Analog Mixed-Signal Design Engineer - RF/SiPho/TIA/CMOS/SiGe

Marvell Technology, Inc.

Westlake Village, CA

a month ago - seen

Senior/Principal Test Engineer - Mixed Signal Analog

Jobot

Santa Clara, CA

a month ago - seen

Analog / RF IC Module Design - Sr. Electrical Engineer

Skyworks

Irvine, CA

a month ago - seen

Staff Analog Design Engineer

Omnivision

Santa Clara, CA

a month ago - seen

PE Analog Design Engineer

Rambus

Agoura Hills, CA

a month ago - seen

Analog Design Engineer

Intel Corporation

Folsom, CA

a month ago - seen

Principal Analog Mixed Signal Design Engineer

Bey

Irvine, CA

a month ago - seen

Analog Design Engineer

Diversified Technical Services

Seal Beach, CA

2 months ago - seen