Company

IntelSee more

addressAddressAustin, TX
type Form of workFull-time
CategoryInformation Technology

Job description

Job Description


Performs integration of cell libraries, functional units, and partitions into subsystems or full chip SoC designs. Conducts the subsystem/full chip layout, integration, verification, and signoff, including formal equivalence verification, static timing analysis, reliability verification, static and dynamic power integrity, layout verification, electrical rule checking, and structural design checking. Analyzes results and makes recommendations to fix violations for current and future product architectures. Designs, develops, and innovates integration methodologies and flows to improve physical design convergence in domains such as layout, timing, clock tree, formal verification, signal integrity, IO, debug, power routing, noise reduction, reliability, and power and performance. Optimizes design to improve product level parameters such as power, frequency, and area. Collaborates with the design teams during the Chip Design lifecycle to drive signoff closure for tapeout and meets IP technical and delivery requirements.

This is an entry level position and compensation will be given accordignly.

#DesignEnablement


Qualifications


You must possess the below minimum qualifications to be initially considered for this position. Preferred qualifications are in addition to the requirements and are considered a plus factor in identifying top candidates.

Knowledge and/or experience listed below would be obtained through a combination of your schoolwork and/or classes and/or research and/or relevant previous job and/or internship experiences.


Minimum Qualifications:


Candidate must possess a MS degree with 6+ months of experience in Electrical Engineering or related field.

Experience above in SoC Integration, pre-Si validation, post-Si pattern generation and testing, including:
  • Micro-architecture and design features.
  • Behavioral modeling, Verilog/System Verilog coding.
  • RTL Synthesis, LEC, Automated Place and Route and Static Timing Analysis.
  • UPF (Unified Power Format) validation using low power techniques and handling multiple power domain design.
  • Simulation and testing of Analog and Mixed-signal circuits.
  • JTAG and other industry-standard protocols, state machines, memory logic design and verification.


Preferred Qualifications:

6+ months of experience in the following:


- Pre-Si validation - creation of test plan, test bench and test case development, review and debug of test results, and review assertions to prevent illegal states.
  • Test bench creation to generate Post-Si test patterns and vectors.
  • Scripting languages (perl, tcl etc) to enhance automation in design, validation and testing.


Inside this Business Group


As the world's largest chip manufacturer, Intel strives to make every facet of semiconductor manufacturing state-of-the-art - from semiconductor process development and manufacturing, through yield improvement to packaging, final test and optimization, and world class Supply Chain and facilities support. Employees in the Technology Development and Manufacturing Group are part of a worldwide network of design, development, manufacturing, and assembly/test facilities, all focused on utilizing the power of Moore’s Law to bring smart, connected devices to every person on Earth.

Other Locations


US, Hillsboro

Posting Statement


All qualified applicants will receive consideration for employment without regard to race, color, religion, religious creed, sex, national origin, ancestry, age, physical or mental disability, medical condition, genetic information, military and veteran status, marital status, pregnancy, gender, gender expression, gender identity, sexual orientation, or any other characteristic protected by local law, regulation, or ordinance.

Benefits


We offer a total compensation package that ranks among the best in the industry. It consists of competitive pay, stock, bonuses, as well as, benefit programs which include health, retirement, and vacation. Find more information about all of our Amazing Benefits here.

Working Model


This role will be eligible for our hybrid work model which allows employees to split their time between working on-site at their assigned Intel site and off-site. In certain circumstances the work model may change to accommodate business needs.


JobType

Hybrid

Benefits

Health insurance
Refer code: 9232704. Intel - The previous day - 2024-05-11 01:32

Intel

Austin, TX
Popular Integration Test Engineer jobs in top cities
Jobs feed

Head Women's Basketball Coach

St. John Fisher University

Rochester, NY

Athletic Trainer (Onsite)

Georgia Institute Of Technology

Atlanta, GA

Assistant Coach - Women's Soccer

Dartmouth College

Hanover, NH

Insurance Agent

Healthmarkets

Camden, NJ

Assistant Athletics Director – Equipment Operations

Dartmouth College

Hanover, NH

Teachers at Browns Point KinderCare

Kindercare Learning Centers

Federal Way, WA

Senior Director, GRA Pharmaceuticals - Now Hiring

Takeda Pharmaceutical

New York, NY

Environmental Compliance Specialist - Westminster, CO

Rsi Entech, Llc

Westminster, CO

Procurement Data Management Clerk - Westminster, CO

Rsi Entech, Llc

Westminster, CO

Share jobs with friends

Related jobs

Test Chip Design Integration Engineer

Sr. System Integration & Test Automation Engineer, Cell Manufacturing

Tesla

$89.6K - $114K a year

Austin, TX

4 weeks ago - seen

Electrical Engineer - Systems Integration/Test - Level 4

Lockheed Martin

Fort Worth, TX

2 months ago - seen

System Integration/Test Engineer Staff - level 4

Lockheed Martin Corporation

$138K - $174K a year

Fort Worth, TX

3 months ago - seen

Systems Engineer Staff, Integration and Test - level 4

Lockheed Martin Corporation

$106K - $134K a year

Fort Worth, TX

3 months ago - seen

Test & Verification & Integration Engineer - Gateway

Barrios Technology

Houston, TX

4 months ago - seen

13668-1 Sys Integration/Test Engineer L3

PROSOLCO.COM

Grand Prairie, TX

5 months ago - seen

Hardware-in-the-Loop Integration and Test Engineer

Lockheed Martin

Grand Prairie, TX

5 months ago - seen

Project Engineer - VIPER Systems Integration & Test

The Jacobs Brand

Houston, TX

5 months ago - seen

Senior Software Integration Test Engineer

Abbott

Irving, TX

5 months ago - seen